

# Saturn Memory PLL and DDR2 Setup Guide

Copyright © Imagination Technologies Ltd. All Rights Reserved.

This document is confidential. Neither the whole nor any part of the information contained in, nor the product described in, this document may be adapted or reproduced in any material form except with the written permission of Imagination Technologies Ltd. All other logos, products, trademarks and registered trademarks are the property of their respective owners. This document can only be distributed subject to the terms of a Non-Disclosure Agreement or Licence with Imagination Technologies Ltd.



# **Contents**

| 1. | . Introduction                                                 |        |
|----|----------------------------------------------------------------|--------|
|    |                                                                | _      |
| 1. | Clock speed                                                    | 3      |
|    | 1.1. Relationship between PLL & DDR2 CLK                       | 3      |
|    | 1.2. Typical divider settings                                  | 5      |
|    | 1.3. Configuring the PLL                                       | 5      |
|    | 1.3.1. Worked example: Converting a 400MHz .img file to 380MHz |        |
| 2. | Obtaining DDR2 settings                                        | 6      |
|    | . Obtaining DDN2 36ttings                                      |        |
|    | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                        |        |
|    | 3 3                                                            | 6      |
|    | 2.1. DDR2 Part specific settings                               | 6      |
| 3. | 2.1. DDR2 Part specific settings                               | 6<br>6 |

2



## 1. Introduction

This document describes the steps necessary to configure DDR2 on Saturn Platforms.

The DDR2 settings change with:

- Clock Speed
- The specific DDR2 part
- PCB Design

## 1. Clock speed

The DDR2 runs at the PLL speed, or a fraction of it as determined by dividers. It is not practical to run the DDR2 directly from the XTAL as the XTAL speeds are too slow.

## 1.1. Relationship between PLL & DDR2 CLK

The DDR2 clock is the result of the PLL being divided by these two registers:

- CR\_TOP\_SYSCLK\_DIV <- Not normally used to alter DDR2 frequency as it affects sys\_clk
- CR\_TOP\_DDR\_CLKDIV <- Usually used to set the DDR2 Frequency to a fraction of the PLL</li>

See the diagram below:









## 1.2. Typical divider settings

Unless there is a requirement to use less power, or the PLL is running faster than the maximum frequency for the DDR2 part to be used, CR\_TOP\_DDR\_CLKDIV is usually set to 0 to not divide.

## 1.3. Configuring the PLL

The PLL is normally configured in the .img file. Example img files are provided in the package (saturn\_apis\reference\build\saturn\meta\es1). However, if you require different clock speeds, you can create a custom .img file using PIIGen, which will generate PLL settings given a target frequency, and the XTAL speed. PLLGen can be found in the IMGWorks pagckage (saturn\_apis\user\utils\win32\PLLGen).

### 1.3.1. Worked example: Converting a 400MHz .img file to 380MHz.

#### Original file:

```
/* PLL Config */
/* 400MHz output from 24.576 Crystal */
/*********** WARNING - if this is modified, please also modify the TIMERCONFIG value below */
MWR 0x02015908 0x000000000 * CR_TOP_CLKSWITCH - Ensure Clk source is XTAL not PLL */
MPAUSE 1000 /* - Wait for the switch over to happen*/
MWR 0x02015954 0x16000008 /* CR_TOP_SYSPLL_CTL1 - Put the PLL into reset */
/*set dividers first
/*set dividers first */
MWR 0x020159AC 0x000000000 /* CR_TOP_DDRCLKDIV - Set to 1 to divide by 2, or 0 for DDR = Meta Freq. MWR 0x02015918 0x000000001 /* CR_TOP_META_CLKDIV - Turn on the clock divide to get 200MHz (UCCs and
                                                               - Set to 1 to divide by 2, or 0 for DDR = Meta Freq */
Peripherals)*
MWR 0x02015950 0x09101240 /* CR_TOP_SYSPLL_CTL0
                                                                - Part of the Pll config for 400 \text{MHz} \ */
                                                               - Wait for a bit */
MPAUSE 1000
MWR 0x02015954 0x06000008 /* CR_TOP_SYSPLL_CTL1
                                                                - Take the PLL out of reset */
MWR 0x02015954 0x04000008 /* CR_TOP_SYSPLL_CTL1
                                                               - Take the PLL out of bypass */
                                                                - Wait for a bit more
MWR 0x02015908 0x00000002 /* CR_TOP_CLKSWITCH
                                                                - Switch from XTAL to PLL */
```

#### Output from PLLGen

Modified file now running the PLL at 380MHz



```
/* PLL Config */
 /* <mark>380MHz</mark> output from 24.576 Crystal */
/************* WARNING - if this is mod
/* South despite from 24.575 Carystell /*
/*********** WARNING - if this is modified, please also modify the TIMERCONFIG value below */
MWR 0x02015908 0x00000000 /* CR_TOP_CLKSWITCH - Ensure Clk source is XTAL not PLL */
MPAUSE 1000 /* - Wait for the switch over to happen*/
MWR 0x02015954 0x1600000C /* CR_TOP_SYSPLL_CTL1 - Put the PLL into reset *
/*set dividers first */
MWR 0x020159AC 0x00000000 /* CR_TOP_DDRCLKDIV
MWR 0x02015918 0x00000001 /* CR_TOP_META_CLKDIV
                                                                          - Set to 1 to divide by 2, or 0 for DDR = Meta Freq */
                                                                           - Turn on the clock divide to get 190MHz (UCCs and
Peripherals)*
MWR 0x02015950 0x0C801910 /* CR_TOP_SYSPLL_CTL0
                                                                           - Part of the Pll config for 380MHz */
MPAUSE 1000
                                                                           - Wait for a bit */
MWR 0x02015954 0x0600000C /* CR_TOP_SYSPLL_CTL1
MWR 0x02015954 0x0400000C /* CR_TOP_SYSPLL_CTL1
                                                                          - Take the PLL out of reset */
                                                                           - Take the PLL out of bypass */
                                                                           - Wait for a bit more *
MPAUSE 2000
MWR 0x02015908 0x00000002 /* CR_TOP_CLKSWITCH
                                                                           - Switch from XTAL to PLL*,
```

#### Watch out for:

Note that one of the generated register writes is not the full register size, so when changing the img file, it is important to retain the upper bits.

- CTL1 setting only applies to bits 5:0, so preserve the remaining bits
- CTL1 setting must be applied in three places!

# 2. Obtaining DDR2 settings

## 2.1. DDR2 Part specific settings

The part specific settings can be obtained from a spreadsheet maintained by the SOC Hardware team. See:

\\kldata2\lmg\Works\\Projdocs\\Saturn\\Software\\Documents\\Saturn\_ddr\_settings\_v<ChooseLatest\\Version>.xls

Select the tab that corresponds to the particular memory part that you are using, then at the top of the page, fill in the frequency that you will be running the DDR2 at, and the CAS latency. The spreadsheet then calculates the appropriate values to set the registers to. Ignore any marked "BOARD\_SPECIFIC", unless you are using a saturn bring up board, in which case they are correct.

# 2.2. Board specific settings

Some of the DDR2 settings are specific to the physical board layout, taking into account track lengths and termination resistances etc. These are the settings in the spreadsheet that are marked "BOARD\_SPECIFIC". If you are not using a saturn bring up board, then you need to obtain these values manually using a scope to verify timing. More details can be provided by the IMGWorks HW team.

# 3. .img files

Now that you have the correct settings to use, it is important to set them up before any accesses are made to a DDR2 address. Typically, the DDR2 setup is contained within one or more .img files. These files are then passed to the linker during the build. Idlk will then generate appropriate register writes based on those .img files, and place them in:

- a .js file (if you are building an application to run via codescape) or
- an LDR file (if you are building a bootable application).

Revision 1.1.5 6 DDR2 Setup Guide



## 3.1. .img file order

Whilst most DDR2 configuration registers can be written in any order, as a block they should be written after the PLL has been initialised, and after the clock divider has been set.

Here is an example order:

- < Setup the PLL ,CR\_TOP\_DDRCLKDIV and CR\_TOP\_META\_CLKDIV>
- <Soft Reset the DDR2 Controller>
- <Set DDR2 Configuration registers>
- <Take DDR2 Controller out of Soft Reset>

MPAUSE 7000

Saturn Memory 7 Revision 1.1.5



## 3.2. Example .img file

```
Make all executing threads privileged */
MWR 0x04800010 0x00020000 /* Thread 0 */
MWR 0x04801010 0x00020000 /* Thread 1 */
 /* Create TBI data structure (used by MeOS) */
TBI INT THREAD 0
TBI BGND THREAD 0
TBI INT THREAD 1
TBI BGND THREAD 1
/* Configure the PLL and clock dividers */
/* 400.043MHz output from 24.576 Crystal
******** WARNING - if this is modified, please also modify the TIMERCONFIG value below */
MWR 0x02015908 0x000000000 /* Bypass the PLL */
MPAUSE 1000 /* Wait for the switch over to happen*/
MWR 0x02015954 0x16000008 /* Put the PLL into reset */
/*set dividers first */
MWR 0x020159AC 0x00000000 /* CR_TOP_DDRCLKDIV - Set to 1 to divide by 2, or 0 for DDR = Meta Freq */
MWR 0x02015918 0x00000001 /* Turn on the sys clock divide to get 200MHz (peripherals)*/
MWR 0x02015950 0x09101240
MPAUSE 1000 /* Wait for a bit*/
MWR 0x02015954 0x06000008 /* Take the PLL out of reset */
MWR 0x02015954 0x040000<mark>08</mark>
MPAUSE 2000
                                      /* Wait for a bit more*/
MWR 0x02015908 0x00000002 /* Unbypass the PLL
/* Frequency Dependant Settings OPTIMIZED for 400MHz CL=5 MT47H32M16HR-25EF */
/* Put the DDR block in to reset */
MWR 0x02018E7C 0x00000000

        MWR
        0x02018D08
        0x00000000
        /*
        POWERDOWN_EN

        MWR
        0x02018B44
        0x00000002
        /*
        BURSTE_RDWR

        MWR
        0x02018D10
        0x00000004
        /*
        RDWR_IDLE_GAP

        MWR
        0x02018D54
        0x0000001F
        /*
        POWERDOWN_TO_X32

MWR 0x02018D98 0x00000001 /* REFRESH_TO_X32
MWR 0x02018DA0 0x00000000 /* 2T_DELAY
MWR 0x02018DA8 0x00000003 /* FINAL_WAIT_X32
/* This block of DDR settings don't exist in the spreadsheet as they are not expected to change. */

        /WWR
        0x02018E3C
        0x02
        /* CR_REG_DDRC_DLL_CALIB_TO_MIN_X1024

        MWR
        0x02018E40
        0x02
        /* CR_REG_DDRC_DLL_CALIB_TO_MAX_X1024

        MWR
        0x02018E84
        0x97
        /* CR_REG_DDRC_GO2CRITICAL_HYSTERESIS

        MWR
        0x02018F6C
        0x02
        /* CR_PHY_BL

        MWR
        0x02018D3C
        0x01
        /* CR_REG_DDRC_REFRESH_UPDATE_LEVEL

MWR 0x02018DE0
                                      /* CR REG DDRC ADDMAP BANK BO
                                      /* CR_REG_DDRC_ADDMAP_BANK_B1
MWR 0x02018DE4
                         0 \times 08
                                      /* CR_REG_DDRC_ADDMAP_BANK_B2
MWR 0x02018DE8
                         0x0F
                                      /* CR_REG_DDRC_ADDMAP_COL_B2
MWR 0x02018DEC
                                      /* CR_REG_DDRC_ADDMAP_COL_B3
/* CR_REG_DDRC_ADDMAP_COL_B4_6
/* CR_REG_DDRC_ADDMAP_COL_B7
MWR 0x02018DF0
                         0 \times 00
                         0 \times 00
MWR 0x02018DF4
MWR 0x02018DF8
                         0 \times 00
                                       /* CR_REG_DDRC_ADDMAP_COL_B8
MWR 0x02018DFC
                         0 \times 00
MWR 0x02018E00
                                       /* CR_REG_DDRC_ADDMAP_COL_B9
MWR 0x02018E04
                         0x0F
                                        /* CR_REG_DDRC_ADDMAP_COL_B10
                                       /* CR_REG_DDRC_ADDMAP_COL_B11
/* CR_REG_DDRC_ADDMAP_ROW_B0
MWR 0x02018E08
                         0 \times 0 F
MWR 0x02018E0C
                         0 \times 0.3
                                       /* CR_REG_DDRC_ADDMAP_ROW_B1
MWR 0x02018E10
                         0 \times 03
MWR 0x02018E14
                                      /* CR_REG_DDRC_ADDMAP_ROW_B2_11
                                      /* CR_REG_DDRC_ADDMAP_ROW_B12
MWR 0x02018E18
                                      /* CR_REG_DDRC_ADDMAP_ROW_B13
MWR 0x02018E1C
                         0x0F
                                      /* CR_REG_DDRC_ADDMAP_ROW_B14
/* CR_REG_DDRC_ADDMAP_ROW_B15
MWR 0x02018E20
                         0×0F
MWR 0x02018E24
                         0 \times 0 F
MWR 0x02018EAC
MWR 0x02018E34
                         0 \times 05
                                        /* CR_REG_DDRC_RD_ODT_HOLD
MWR 0x02018E38
                                        /* CR_REG_DDRC_WR_ODT_HOLD
                                        /* CR_REG_DDRC_WR_ODT_DELAY
MWR 0x02018E94
```



```
MWR 0x02018E28
                               /* CR_REG_DDRC_RD_ODT_DELAY
MWR 0x02018E2C
                    0 \times 0.4
                                /* CR REG DDRC RANKO RD ODT
                               /* CR_REG_DDRC_RANKO_WR_ODT
MWR 0x02018E30
                    0 \times 03
                               /* CR_REG_LOCAL_RD_ODT
MWR 0x02018F7C
                    0 \times 02
MWR 0x02018F80
                                /* CR_REG_LOCAL_WR_ODT
MWR 0x02018F84
                               /* CR_REG_LOCAL_IDLE_ODT
MWR 0x02018DB0
                    0 \times 4 F
                               /* CR REG DDRC PRE CKE X1024
                               /* CR_REG_DDRC_T_RFC_NOM_X32
MWR 0x02018D4C
                    0x61
                               /* CR_REG_DDRC_T_CKE
MWR 0x02018D84
                    0x3
MWR 0x02018D40
                    0x16
                                /* CR_REG_DDRC_T_RC
                    0x3
                                /* CR_REG_DDRC_WRITE_LATENCY
MWR 0x02018D68
                               /* CR_REG_DDRC_T_FAW
/* CR_REG_DDRC_T_RAS_MAX
MWR 0x02018D58
                    0 \times 1
MWR 0x02018D5C
                    0x1B
                                /* CR_REG_DDRC_POST_SELFREF_GAP_X32 */
MWR 0x02018D48
                    0 \times 7
MWR 0x02018D7C
                    0x3
                               /* CR_REG_DDRC_RD2PRE
MWR 0x02018E88
                    0x2
                                /* CR_REG_DDRC_T_MRD
                               /* CR_REG_DDRC_T_RAS_MIN
/* CR_REG_DDRC_T_RP
MWR 0x02018D60
                    0 \times 10
MWR 0x02018D94
                    0x6
                               /* CR_REG_DDRC_T_CCD
MWR 0x02018D88
                    0 \times 1
MWR 0x02018F60
                               /* CR_PHY_FIRST_WR
                    0x4
MWR 0x02018D50
                    0xC
                               /* CR_REG_DDRC_WR2PRE
                               /* CR_REG_DDRC_POST_CKE_X1024
/* CR_REG_DDRC_WR2RD
MWR 0x02018DB4
                    0x1
MWR 0x02018D70
                    0x9
                               /* CR_REG_DDRC_READ_LATENCY
MWR 0x02018D64
                    0x5
                               /* CR_PHY_FIRST_RD
MWR 0x02018F64
                    0x5
                               /* CR_REG_DDRC_T_RFC_MIN
MWR 0x02018D44
                    0x2A
MWR 0x02018D8C
                               /* CR_REG_DDRC_T_RRD
MWR 0x02018D6C
                    0x5
                                /* CR_REG_DDRC_RD2WR
                                /* CR_REG_DDRC_T_XP
MWR 0x02018D74
                    0 \times 2
                               /* CR_REG_DDRC_T_RCD
MWR 0x02018D80
MWR 0x02018DB8 0x00000B52 /* CR_REG_DDRC_MR
MWR 0x02018DBC 0x00002042 /* CR_REG_DDRC_EMR
MWR 0x02018E8C 0x00004000 /* EMR2 Reg
MWR 0x02018E90 0x00006000 /* EMR3 Reg
MWR 0x02018F94 0x00000044 /* CR_PHY_WR_SLAVE_RATIO0 */
MWR 0x02018F98 0x00000038 /* CR_PHY_RD_SLAVE_RATIO0 */
MWR 0x02018F9C 0x00000034 /* CR_PHY_RD_SLAVE_RATIO1 */
MWR 0x02018FA0 0x00000044 /* CR_PHY_WR_SLAVE_RATIO1 */
/* Bring the DDR block out of reset */
/*********
MWR 0x02018E7C 0x00000001
/* MC REQ */
MWR 0x02018C10 0x00000000
MWR 0x02018C14 0xffffffff
MWR 0x02018C18 0x00000000
MWR 0x02018C1C 0x00000000
/* Turn off circular buffers - DVB-H Link-Layer circular buffering registers (documented in the UCCP320
TRM). They are on by default for backward compatibility reasons, but will default to off for all except DVBH- RS/TS Demux from UCCP330 */
MWR 0x0200061C 0x00000000
MWR 0x0200065C 0x00000000
MWR 0x0200066C 0x00000000
MWR 0x0200068C 0x00000000
MWR 0x0200069C 0x00000000
MWR 0x020006AC 0x00000000
MWR 0x020006BC 0x00000000
MWR 0x020006CC 0x00000000
MWR 0x020006DC 0x00000000
MWR 0x020006EC 0x00000000
/* Timer Clock Configuration - Must be set to (core clock rate - 1) */
MWR 0x04830140 399 /* TIMERCONFIG */
```